### I<sup>2</sup>C

Prof. Yan Luo

UMass Lowell 16.480/552

[references: Philips AN10216-1, AN97055, PIC18F45K20 DS]

# What is I<sup>2</sup>C (inter-IC)

- Originally designed by Philips to enable inter-IC communication using a minimum number of pins
- Build a simple universal bus for IC compatibility from different vendors
  - Simple hardware spec
  - Simple software protocol
  - Speed at 100kbps -> 400kbps -> 3.4Mbps
- Features
  - No special wiring or connector needed
  - A serial data line (SDA) and a serial clock line (SCL)
  - Each device has unique address, is software addressable
  - Master/slave relationship, can have multiple masters
  - Serial, 8-bit, bi-directional data transfer
  - Max bus capacity of 400pF

# Serial Bus Comparison [reference: Philips AN10216]

| UART                                                               | CAN                                                                                                             | USB                                                                                                                                             | SPI                                                                                               | I2C                                                                                                                                                  |
|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul><li>Well known</li><li>Cost effective</li><li>Simple</li></ul> | <ul><li>Secure</li><li>Fast</li></ul>                                                                           | <ul><li>Fast</li><li>Plug&amp;Play</li><li>HW</li><li>Simple</li><li>Low cost</li></ul>                                                         | <ul> <li>Fast</li> <li>Universally accepted</li> <li>Low cost</li> <li>Large portfolio</li> </ul> | <ul> <li>Simple</li> <li>Well known</li> <li>Universally accepted</li> <li>Plug&amp;play</li> <li>Large portfolio</li> <li>Cost effective</li> </ul> |
| <ul><li>Limited functionality</li><li>Point to point</li></ul>     | <ul> <li>Complex</li> <li>Automotive oriented</li> <li>Limited portfolio</li> <li>Expensive firmware</li> </ul> | <ul> <li>Require         powerful         master</li> <li>No         plug&amp;play         software –         drivers         needed</li> </ul> | <ul><li>No plug&amp;play HW</li><li>No fixed standard</li></ul>                                   | • Limited speed                                                                                                                                      |

### Software and Communication Procedure

### Software

- Simple message format generated by microcontrollers
- Devices have complete interfaces (built-in I<sup>2</sup>C)
- Procedure for communication
  - Wait until I<sup>2</sup>C bus is free: both SDA and SCL are high.
  - Put a "START" message on bus to claim bus (all other ICs will then listen)
  - Put a clock signal on SCL line for other ICs as reference time (the data on SDA wire must be valid when SCL switching from low to high)
  - Put binary address in series to identify target IC
  - Put one bit to identify direction (SEND or RECEIVE)
  - Ask other IC to acknowledge the address and readiness to transfer
  - Transfer (many) 8-bit data after receiving ack
  - The master send "STOP" message to free up the bus

### Identify a Device

- Master device polls using a specific unique ID or "address"
  - If it knows the other ICs by design, it can talk directly
  - A master can also check the presence of other ICs at runtime (query/response)
- Devices with Master capability can identify themselves to other masters
  - Enable plug and play
  - Bus speed can be different
- Only one pair of devices can have a data transfer session at a time

### I<sup>2</sup>C Hardware Architecture



Philips AN10216-01 I<sup>2</sup>C manual

### START and STOP



- Data on SDA must be stable when SCL is high
- Exceptions are the START and STOP conditions

### I<sup>2</sup>C Addresses



- Each device is addressed individually by software
- Unique address per device: fully fixed or with a programmable part through hardware pin(s).
- Programmable pins mean that several same devices can share the same bus
- Address allocation coordinated by the I<sup>2</sup>C-bus committee
- 112 different types of devices max with the 7-bit format (others reserved)

### I<sup>2</sup>C Address, 7-bit and 10-bit formats

- The 1st byte after START determines the Slave to be addressed
- Some exceptions to the rule:
  - "General Call" address: all devices are addressed: 0000 000 + R/W =
  - 10-bit slave addressing : 1111 0XX + R/W = X
  - 7-bit addressing



10-bit addressing



### **Bus Communication**

- Data transfer is 8-bit bytes,
- Each byte of transfer is acknowledged with a 9<sup>th</sup> data bit generated by the receiver
- Apart from START and STOP, no device is allowed to change the state of the SDA bus line
- Multiple masters "compete" but only one wins the bus
- No minimum clock speed: masters allow the slower ICs to hold the SCL low until finish the transaction (i.e. clock stretching)

### Single Read/Write

### Write to a Slave device



The master is a "MASTER - TRANSMITTER":

- –it transmits both Clock and Data during the all communication
- Read from a Slave device



Each byte is acknowledged by the master device (except the last one, just before the STOP condition)

The master is a "MASTER TRANSMITTER then MASTER - RECEIVER":

- it transmits Clock all the time
- it sends slave address data and then becomes a receiver

### Combined Read and Write

Combined Write and Read



### Acknowledge and Clock Stretching

### Acknowledge

Done on the 9th clock pulse and is mandatory

- → Transmitter releases the SDA line
- → Receiver pulls down the SDA line (SCL must be HIGH)
- → Transfer is aborted if no acknowledge



### Clock Stretching

- Slave device can hold the CLOCK line LOW when performing other functions
- Master can slow down the clock to accommodate slow slaves

### Voltage Level Translation

- Traditionally I<sup>2</sup>C devices are 5V, but new devices are 3.3V and becoming lower
  - Requires expensive 5V-tolerate devices
  - Devices with <2V supply voltage do not meet the 0.1Vdd noise margin, causing mismatch logic levels
- Voltage (Logic) level shifter
  - MOSFET based
  - Bi-directional level shifting without a direction control signal
  - Isolating a powered-down bus section from the rest
  - Protect low voltage side against voltage spikes at high voltage side

[ref: Philips AN97055]

### I<sup>2</sup>C devices with different logic levels



Figure 2. Bi-directional level shifter circuit connects two different voltage sections of an I<sup>2</sup>C-bus system.

- Each voltage section has pull-up resistors
- Each voltage section has I/Os with supply voltage related logic input levels
- Each bus line (SDA and SCL) has identical level shifter (N-channel enhancement MOS-FET)
- Gates(g) connected to low supply voltage, source (s) to bus lines of low voltage section, drains (d) to the bus line of high voltage section
  - Case 1: no device is pulling down, g=s=3.3V, MOSFET not conducting, high voltage section pulled up to 5V
  - Case 2: a 3.3V device pulls down the bus to LOW, s=LOW, g=3.3V, MOSFET conducting, high voltage section pulled down as well
  - Case 3: a 5V device pulls down the bus to LOW, drain-substrate diode cause Vgs pass threshold, MOSFET conducting, low voltage section pulled down

### I<sup>2</sup>C with PIC18F45K20

- MSSP module in I2C mode fully implements master and slave functions
- Supports both 7-bit and 10-bit addressing
- Must configure SCL and SDA pins as inputs with the corresponding TRIS bits

FIGURE 17-7: MSSP BLOCK DIAGRAM (I<sup>2</sup>C™ MODE)



### REGISTER 17-3: SSPADD: MSSP ADDRESS AND BAUD RATE REGISTER (I<sup>2</sup>C MODE)

| R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| ADD7  | ADD6  | ADD5  | ADD4  | ADD3  | ADD2  | ADD1  | ADD0  |
| bit 7 |       |       |       |       |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

#### Master mode

bit 7-0 ADD<7:0>: Baud Rate Clock Divider bits

SCL pin clock period = ((ADD<7:0> + 1) \*4)/FOSC

10-Bit Slave mode: Most significant address byte

bit 7-3 Not used: Unused for most significant address byte. Bit state of this register is a don't care. Bit pattern

sent by master is fixed by I<sup>2</sup>C specification and must be equal to '11110'. However, those bits are

compared by hardware and are not affected by the value in this register.

bit 2-1 ADD<9:8>: Two most significant bits of 10-bit address

bit 0 Not used: Unused in this mode. Bit state is a "don't care".

10-Bit Slave mode: Least significant address byte

bit 7-0 ADD<7:0>: Eight least significant bits of 10-bit address

7-Bit Slave mode

bit 7-1 ADD<7:1>: 7-bit address

bit 0 Not used: Unused in this mode. Bit state is a "don't care".

### REGISTER 17-4: SSPSTAT: MSSP STATUS REGISTER (I<sup>2</sup>C MODE)

| R/W-0 | R/W-0 | R-0 | R-0  | R-0  | R-0       | R-0 | R-0   |
|-------|-------|-----|------|------|-----------|-----|-------|
| SMP   | CKE   | D/Ā | P(1) | S(1) | R/W(2, 3) | UA  | BF    |
| bit 7 |       |     |      |      |           |     | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7 SMP: Slew Rate Control bit

In Master or Slave mode:

1 = Slew rate control disabled for standard speed mode (100 kHz and 1 MHz)

Slew rate control enabled for high-speed mode (400 kHz)

bit 6 CKE: SMBus Select bit

In Master or Slave mode:

1 = Enable SMBus specific inputs0 = Disable SMBus specific inputs

bit 5 D/A: Data/Address bit

In Master mode:

Reserved.

In Slave mode:

1 = Indicates that the last byte received or transmitted was data

0 = Indicates that the last byte received or transmitted was address

bit 4 **P**: Stop bit<sup>(1)</sup>

1 = Indicates that a Stop bit has been detected last

0 = Stop bit was not detected last

bit 3 S: Start bit<sup>(1)</sup>

1 = Indicates that a Start bit has been detected last

0 = Start bit was not detected last

bit 2 R/W: Read/Write Information bit (I<sup>2</sup>C mode only)<sup>(2, 3)</sup>

In Slave mode:

1 = Read

o = Write

In Master mode:

1 = Transmit is in progress

0 = Transmit is not in progress

#### REGISTER 17-5: SSPCON1: MSSP CONTROL 1 REGISTER (I<sup>2</sup>C MODE)

| R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| WCOL  | SSPOV | SSPEN | CKP   | SSPM3 | SSPM2 | SSPM1 | SSPM0 |
| bit 7 |       |       |       |       |       |       | bit 0 |

#### Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

#### bit 7 WCOL: Write Collision Detect bit

#### In Master Transmit mode:

- 1 = A write to the SSPBUF register was attempted while the I<sup>2</sup>C conditions were not valid for a transmission to be started (must be cleared by software)
- o = No collision

#### In Slave Transmit mode:

- 1 = The SSPBUF register is written while it is still transmitting the previous word (must be cleared by software)
- o = No collision

#### In Receive mode (Master or Slave modes):

This is a "don't care" bit.

#### bit 6 SSPOV: Receive Overflow Indicator bit

#### In Receive mode:

- 1 = A byte is received while the SSPBUF register is still holding the previous byte (must be cleared by software)
- o = No overflow

#### In Transmit mode:

This is a "don't care" bit in Transmit mode.

#### bit 5 SSPEN: Synchronous Serial Port Enable bit

- 1 = Enables the serial port and configures the SDA and SCL pins as the serial port pins. When enabled, the SDA and SCL pins must be configured as inputs.
- Disables serial port and configures these pins as I/O port pins

#### bit 4 CKP: SCK Release Control bit

#### In Slave mode:

- 1 = Release clock
- o = Holds clock low (clock stretch), used to ensure data setup time

#### In Master mode:

Unused in this mode.

#### bit 3-0 SSPM<3:0>: Synchronous Serial Port Mode Select bits

- 1111 = I2C Slave mode, 10-bit address with Start and Stop bit interrupts enabled
- 1110 = I2C Slave mode, 7-bit address with Start and Stop bit interrupts enabled
- 1011 = I<sup>2</sup>C Firmware Controlled Master mode (Slave Idle)
- 1000 = I2C Master mode, clock = Fosc/(4 \* (SSPADD + 1))
- 0111 = I2C Slave mode, 10-bit address

o110 = I<sup>2</sup>C Slave mode, 7-bit address

Bit combinations not specifically listed here are either reserved or implemented in SPI mode only.

• d

#### 17.4.2 OPERATION

The MSSP module functions are enabled by setting SSPEN bit of the SSPCON1 register.

The SSPCON1 register allows control of the I<sup>2</sup>C operation. Four mode selection bits of the SSPCON1 register allow one of the following I<sup>2</sup>C modes to be selected:

- I<sup>2</sup>C Master mode, clock = (Fosc/(4 x (SSPADD + 1))
- I<sup>2</sup>C Slave mode (7-bit address)
- I<sup>2</sup>C Slave mode (10-bit address)
- I<sup>2</sup>C Slave mode (7-bit address) with Start and Stop bit interrupts enabled
- I<sup>2</sup>C Slave mode (10-bit address) with Start and Stop bit interrupts enabled
- I<sup>2</sup>C Firmware Controlled Master mode, slave is Idle

Selection of any I<sup>2</sup>C mode with the SSPEN bit set, forces the SCL and SDA pins to be open-drain, provided these pins are programmed to inputs by setting the appropriate TRIS bits. To ensure proper operation of the module, pull-up resistors must be provided externally to the SCL and SDA pins.

d

#### 17.4.6 MASTER MODE

Master mode is enabled by setting and clearing the appropriate SSPM bits in SSPCON1 and by setting the SSPEN bit. In Master mode, the SCL and SDA lines are manipulated by the MSSP hardware.

Master mode of operation is supported by interrupt generation on the detection of the Start and Stop conditions. The Stop (P) and Start (S) bits are cleared from a Reset or when the MSSP module is disabled. Control of the I<sup>2</sup>C bus may be taken when the P bit is set, or the bus is Idle, with both the S and P bits clear.

In Firmware Controlled Master mode, user code conducts all I<sup>2</sup>C bus operations based on Start and Stop bit conditions.

Once Master mode is enabled, the user has six options.

- Assert a Start condition on SDA and SCL.
- Assert a Repeated Start condition on SDA and SCL.
- Write to the SSPBUF register initiating transmission of data/address.
- Configure the I<sup>2</sup>C port to receive data.
- Generate an Acknowledge condition at the end of a received byte of data.
- Generate a Stop condition on SDA and SCL.

d

# I<sup>2</sup>C Master Mode Operation

- Master device generates all the serial clock pulses and START and STOP conditions
- A transfer is ended with a STOP (releasing the bus), or a Repeated START (not releasing the bus)
- First byte transmitted = slave address (7bit) and R/W\* bit ('0' for transmit, '1' for receive)
- Data are 8-bits, followed by a ACK bit
- Baud Rate Generator use to set SCL clock frequency for 100KHz, 400KHz, or 1MHz. (check datasheet section 17.4.7)

A typical transmit sequence would go as follows:

- The user generates a Start condition by setting the SEN bit of the SSPCON2 register.
- SSPIF is set. The MSSP module will wait the required start time before any other operation takes place.
- The user loads the SSPBUF with the slave address to transmit.
- Address is shifted out the SDA pin until all 8 bits are transmitted.
- The MSSP module shifts in the ACK bit from the slave device and writes its value into the ACKSTAT bit of the SSPCON2 register.
- The MSSP module generates an interrupt at the end of the ninth clock cycle by setting the SSPIF bit.
- The user loads the SSPBUF with eight bits of data.
- Data is shifted out the SDA pin until all 8 bits are transmitted.
- The MSSP module shifts in the ACK bit from the slave device and writes its value into the ACKSTAT bit of the SSPCON2 register.
- The MSSP module generates an interrupt at the end of the ninth clock cycle by setting the SSPIF bit.
- The user generates a Stop condition by setting the PEN bit of the SSPCON2 register.
- Interrupt is generated once the Stop condition is complete.

• (

### I<sup>2</sup>C Master Mode Transmission Waveform



### I<sup>2</sup>C on Intel Galileo

 Intel Galileo Development board supports I<sup>2</sup>C as Quark has built-in I<sup>2</sup>C controller (master)



# I<sup>2</sup>C Jumper on Galileo

- I<sup>2</sup>C\* Address Jumper
  - To prevent a clash between the I2C\* Slave address of the on board I/O expander and EEPROM with any external I2C Slave devices, jumper J2 can be used to vary the I2C\* address of the on-board devices.
  - With J2 connected to pin 1 (marked with white triangle), the 7-bit I/O Expander address is 0100001 and the 7- bit EEPROM address is 1010001. Changing the jumper position changes the I/O Expander address to 0100000 and the EEPROM address to 1010000.

# I<sup>2</sup>C on Linux (Intel Galileo)

- Quark's I<sup>2</sup>C is supported with standard Linux i2c driver
- Its I<sup>2</sup>C register interface is 100% compatible with the upstream i2c-designware-core driver
- Load the driver (modprobe i2c-dev), and the interface is /dev/i2c-0
- communicate with downstream i2c devices using standard Linux API (e.g. i2cdetect )
- To load I<sup>2</sup>C driver in isolation from GPIO, use

```
modprobe intel_qrk_gip gpio=0
modprobe intel_qrk_gip gpio=0 enable_msi=0
```

### User space Interface for I<sup>2</sup>C/SMBus

- Documented in Documentation/i2c/dev-interface
- Source code of I<sup>2</sup>C master drivers are under drives/i2c/busses/ (i2c-designware.c)
- Load the i2c-dev kernel module to create device nodes
- Each I<sup>2</sup>C master gets a character device node at /dev/i2c-N, where N is the master ID number
- Programming interfaces
  - read() and write() can do single direction transfer,
  - ioctl() does combined transfers (read and write in one transfer)
  - include the i2c-dev.h

# An Example I<sup>2</sup>C device: Real-Time Clock 1307

### Introduction

- What is DS1307?
  - A real-time clock
  - Full binary-coded decimal clock/calendar
  - Transferred through an I2C serial interface
  - Automatically switch between external power and backup supply.
  - The end of month data is automatically adjusted.

# Operating Circuit

- The RTC module only has 5 pins, the other 3 pins are interconnected.
  - VCC, GND are power and ground pin;
  - SCL, SDA are clock and data pin;
  - SQW/OUT is square wave output.



# Timekeeper Registers

| ADDRESS | BIT 7 | BIT 6 | BIT 5      | BIT 4       | BIT 3 | BIT 2         | BIT 1   | BIT 0 | FUNCTION | RANGE          |
|---------|-------|-------|------------|-------------|-------|---------------|---------|-------|----------|----------------|
| 00h     | CH    | 1     | 0 Second   | S           |       | Sec           | onds    |       | Seconds  | 00-59          |
| 01h     | 0     |       | 10 Minutes | 6           |       | Min           | utes    |       | Minutes  | 00–59          |
| 02h     | 0     | 12    | 10<br>Hour | 10          |       | Но            | urs     |       | Hours    | 1–12<br>+AM/PM |
| 0211    | U     | 24    | PM/<br>AM  | Hour        |       |               | uis     |       | 00–23    | l I            |
| 03h     | 0     | 0     | 0          | 0           | 0     |               | DAY     |       | Day      | 01–07          |
| 04h     | 0     | 0     | 10 [       | Date        |       | Da            | ate     |       | Date     | 01–31          |
| 05h     | 0     | 0     | 0          | 10<br>Month |       | Month         |         | Month | 01–12    |                |
| 06h     |       | 10    | Year       |             | Year  |               |         | Year  | 00–99    |                |
| 07h     | OUT   | 0     | 0          | SQWE        | 0     | 0             | RS1     | RS0   | Control  |                |
| 08h-3Fh |       |       |            |             |       | RAM<br>56 x 8 | 00h–FFh |       |          |                |

# Control Register

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| OUT   | 0     | 0     | SQWE  | 0     | 0     | RS1   | RS0   |

- OUT : Control the output level of SQW/OUT pin when SQWE is 0.
   The logic level on SQW/OUT pin is 1 when OUT is 1, and vice versa.
- SQWE: Enables the oscillator output when 1. The frequency of OUT is depends upon RS1 and RS0.
- RS1, RS0: Control the frequency of square-wave output.

| RS1 | RS0 | SQW/OUT OUTPUT | SQWE | OUT |
|-----|-----|----------------|------|-----|
| 0   | 0   | 1Hz            | 1    | X   |
| 0   | 1   | 4.096kHz       | 1    | X   |
| 1   | 0   | 8.192kHz       | 1    | X   |
| 1   | 1   | 32.768kHz      | 1    | X   |
| X   | X   | 0              | 0    | 0   |
| X   | X   | 1              | 0    | 1   |

# Timing Diagram

- Bus free: both SDA and SCL remains HIGH.
- START : SDA is on its falling edge, while SCL is HIGH.
- STOP: SDA is on its rising edge, while SCL is HIGH.
- Transfer: After a START condition, the data line should be stable for the duration of the HIGH period of SCL.
- Acknowledge: Each receiving device should generate an acknowledge after the reception of each byte on the extra 9 clock.



### Transfer Mode

Slave Receive Mode



Slave Transmitter Mode

